

### Errata

Valis X2ERR/D Rev. B, 1/2002

Valis Microprocessor Evaluation System Errata



**MOTOROLA** intelligence everywhere<sup>™</sup>

digital dna 🕷

# 1 Introduction

This document describes the known errata and limitations of the Valis MPMC card for the Sandpoint reference platform. In all cases, if an errata has a workaround, it is applied to the system before shipped to customers.

The errata revision ("A", "B", etc.) is updated every time a new problem is found and systems have been shipped. If your current system is a "Valis X2 rev 'A", then it has all rev "A" fixes, but no rev "B" fixes.

The errata should be applied to the published schematics to determine the correct wiring of the MPMC+Sandpoint system (i.e. after changes are applied).

Lastly, note that some errata are not true errors but requests for minor modifications to improve the system. These errata are not performed but may be rolled into possible future revisions of the system, if any.



## ERRATA

### Table 1: Summary of Valis Errata

| # | Туре | Problem                                                                                                                                                                                | Impact                                                                         | Work-Around                                                                 | Affects | Rev |
|---|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------|-----|
| 1 | Assy | L2 BIST runs. R36 should not be popu-<br>lated.                                                                                                                                        | Little.                                                                        | Remove R36 from BOM<br>X3: Make no-pop.                                     | X2      | A   |
| 2 | Des  | PLL switch for CPU is scrambled. PLL<br>switch and resistor are mirror image of<br>what was intended. PLL0 should be to<br>pulldown resistor, which PLL1-4 should<br>be on the switch. | Some PLL combos are hard to con-<br>figure.                                    | None.<br>X3: Redo switch.                                                   | X2      | А   |
| 3 | Des  | PLL switches for MPC107 are mirror image of hardware spec table.                                                                                                                       | Little, must mentally flip bits.                                               | None.<br>X3: Redo switch.                                                   | X2      | А   |
| 4 | Chip | MCP pin is not OVDD-driven.                                                                                                                                                            | For 2.5V configured devices<br>(MPC7410), excessive voltage may<br>be applied. | None (inaccessible).<br>X3: Route MCP* through voltage level<br>buffer U11. | X2      | В   |
| 5 | -    | CI*, GBL*, INT* not on logic analyzer header.                                                                                                                                          | None.                                                                          | None.<br>X3: Connect.                                                       | X2      | В   |
| 6 | -    | INTA* can be shared with IRQ*                                                                                                                                                          | No interrupts in if Winbond agent.                                             | None.<br>X3: Connect.                                                       | X2      | В   |
| 7 | Des  | SRAM should be 1MB each.                                                                                                                                                               | Use 1MB parts.                                                                 | Replace with K7D803671B-HC25.<br>X3: Default to K7D803671B-HC25.            | X2      | В   |



| Version | Date        | Changes        |
|---------|-------------|----------------|
| А       | 2001 Oct 26 | Initial Errata |
| В       | 2002 Jan 08 | Updates        |



#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447

#### JAPAN:

Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **TECHNICAL INFORMATION CENTER:**

1-800-521-6274

HOME PAGE:

http://www.motorola.com/semiconductors

#### DOCUMENT COMMENTS:

FAX (512) 933-2625, Attn: RISC Applications Engineering Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2001